KVM: arm64: Workaround Cortex-A510's single-step and PAC trap errata
Cortex-A510's erratum #2077057 causes SPSR_EL2 to be corrupted when single-stepping authenticated ERET instructions. A single step is expected, but a pointer authentication trap is taken instead. The erratum causes SPSR_EL1 to be copied to SPSR_EL2, which could allow EL1 to cause a return to EL2 with a guest controlled ELR_EL2. Because the conditions require an ERET into active-not-pending state, this is only a problem for the EL2 when EL2 is stepping EL1. In this case the previous SPSR_EL2 value is preserved in struct kvm_vcpu, and can be restored. Cc: stable@vger.kernel.org # 53960faf: arm64: Add Cortex-A510 CPU part definition Cc: stable@vger.kernel.org Signed-off-by:James Morse <james.morse@arm.com> [maz: fixup cpucaps ordering] Signed-off-by:
Marc Zyngier <maz@kernel.org> Link: https://lore.kernel.org/r/20220127122052.1584324-5-james.morse@arm.com
Showing
- Documentation/arm64/silicon-errata.rst 2 additions, 0 deletionsDocumentation/arm64/silicon-errata.rst
- arch/arm64/Kconfig 16 additions, 0 deletionsarch/arm64/Kconfig
- arch/arm64/kernel/cpu_errata.c 8 additions, 0 deletionsarch/arm64/kernel/cpu_errata.c
- arch/arm64/kvm/hyp/include/hyp/switch.h 19 additions, 1 deletionarch/arm64/kvm/hyp/include/hyp/switch.h
- arch/arm64/tools/cpucaps 3 additions, 2 deletionsarch/arm64/tools/cpucaps